CQUniversity
Browse

Boost rectifier power factor correction circuits with improved harmonic and load voltage regulation responses

Download (613.7 kB)
conference contribution
posted on 2017-12-06, 00:00 authored by Peter WolfsPeter Wolfs, Peter Thomas
The time domain step response for rapid load changes can be improved in boost type power factor correction circuits by using a capacitor voltage model. In single phase PFC circuits, the dc bus voltage must have a significant voltage ripple at twice the mains frequency due to energy balance requirements. In traditional implementations, the presence of this ripple voltage causes a trade-off between line current wave shape and speed of the dc output regulatory response. The capacitor voltage model provides a ripple free estimate of the storage capacitor voltage. This allows the bandwidth of the dc bus voltage regulation loop to increase without causing a degradation of line current wave shape. Simulations show that the dc regulatory response is complete within one mains cycle and significant reductions in voltage over and under-shoots are achieved

Funding

Category 1 - Australian Competitive Grants (this includes ARC, NHMRC)

History

Parent Title

PESC '07 : Power Electronics Specialist Conference, 24-28 June 2007, Orlando, Florida.

Start Page

1314

End Page

1318

Number of Pages

5

Start Date

2007-01-01

ISBN-10

1424406552

ISBN-13

9781424406555

Location

Orlando, Florida

Publisher

IEEE

Place of Publication

Orlando Florida

Peer Reviewed

  • Yes

Open Access

  • No

External Author Affiliations

Faculty of Sciences, Engineering and Health;

Era Eligible

  • Yes

Name of Conference

IEEE Power Electronics Specialists Conference